Principal Engineer, ASIC Development Engineering ( ASIC/IP Digital Design & RTL design)

  • Full-time
  • Job Type (exemption status): Exempt position - Please see related compensation & benefits details below
  • Business Function: ASIC Development Engineering
  • Work Location: Bangalore Hallmark Office (IBS)--LOC_WDT_IBS

Company Description

At Western Digital, our vision is to power global innovation and push the boundaries of technology to make what you thought was once impossible, possible.

At our core, Western Digital is a company of problem solvers. People achieve extraordinary things given the right technology. For decades, we’ve been doing just that. Our technology helped people put a man on the moon.

We are a key partner to some of the largest and highest growth organizations in the world. From energizing the most competitive gaming platforms, to enabling systems to make cities safer and cars smarter and more connected, to powering the data centers behind many of the world’s biggest companies and public cloud, Western Digital is fueling a brighter, smarter future.

Binge-watch any shows, use social media or shop online lately? You’ll find Western Digital supporting the storage infrastructure behind many of these platforms. And, that flash memory card that captures and preserves your most precious moments? That’s us, too.

We offer an expansive portfolio of technologies, storage devices and platforms for business and consumers alike. Our data-centric solutions are comprised of the Western Digital®, G-Technology™, SanDisk® and WD® brands.

Today’s exceptional challenges require your unique skills. It’s You & Western Digital. Together, we’re the next BIG thing in data.

Job Description

 

  • Bachelors or Masters in Electronics/Electrical Engineering
  • Minimum 7+yrs of experience in ASIC/IP Digital Design for large SOCs
  • Expertise in implementation of RTL in Verilog/SV for complex designs with multiple clock domains
  • Expertise with various bus matrices on AHB, AXI and NOC designs
  • Experience in ARM processor and/or NAND Flash subsystems would be a plus
  • Experience in low power design methodology and clock domain crossing designs
  • Experience in Spyglass Lint/CDC checks, report analysis and signoff
  • Experience in Synthesis using DC, timing analysis and closure would be a plus
  • Expertise in Perl, Python, TCL language is a plus
  • Ability to ramp-up quickly and work cohesively with Verification/Validation teams
  • Must have a good attitude and be solution-oriented
  • Excellent written and verbal communication skills

Qualifications

Qualifications:

  • Bachelors 7+ yrs experience or Master 6+ yrs experience or PhD with 3+ yrs experience in CS, CE, EE, EC or equivalent required.

 

Additional Information

Western Digital thrives on the power and potential of diversity. As a global company, we believe the most effective way to embrace the diversity of our customers and communities is to mirror it from within. We believe the fusion of various perspectives results in the best outcomes for our employees, our company, our customers, and the world around us. We are committed to an inclusive environment where every individual can thrive through a sense of belonging, respect and contribution.

Western Digital is committed to offering opportunities to applicants with disabilities and ensuring all candidates can successfully navigate our careers website and our hiring process. Please contact us at [email protected] to advise us of your accommodation request. In your email, please include a description of the specific accommodation you are requesting as well as the job title and requisition number of the position for which you are applying.

Privacy Policy